An alleged roadmap of AMD’s next-gen EPYC Server CPUs and Platform has been leaked out by AdoredTV. The roadmap lists upcoming server CPUs Genoa, Bergamo, Genoa-X, and Turin, along with a new platform known as SP6.
AMD’s Alleged EPYC Server CPU & Platform Roadmap Spills The Beans on Genoa-X, Turin, and SP6
We cannot confirm the validity of the roadmap slides hence this post is to be treated as a rumor but most of the details were also reported previously by other leakers so it’s worth sharing. First up, there’s the EPYC Server CPU roadmap for 2021-2023. The roadmap not only lists down EPYC server chips but also the respective platforms they are aimed at. AMD recently launched its final SP3 platform chips, the EPYC 7003X ‘Milan-X’ which are based on the Zen 3 core architecture with 3D V-Cache.
EPYC Zen 4(C) Expanded With Genoa, Bergamo, and Genoa-X
Moving on, AMD wants to focus on the SP5 platform which is based around the LGA 6096 socket and will feature at least two generations of processor lineups, Genoa and Bergamo. The AMD EPYC Genoa CPUs will feature up to 96 Zen 4 cores in 200-400W SKUs while Bergamo will feature a total of 128 Zen 4 cores in 320-400W SKUs. The SP5 platform is a high-end design that offers both 1P & 2P support, up to 12-Channel DDR5 memory, up to 160 PCIe Gen 5.0 lanes, and 64 Lanes for CXL V1.1+, and up to 12 PCIe Gen 3.0 lanes.
The same roadmap also mentions Genoa-X, something that was also mentioned by Moore’s Law is Dead in his video yesterday. The Genoa-X CPUs are expected to hit production by end of Q3 / early Q1 2023 and will launch around mid of 2023. They will feature a similar design methodology as the Milan-X chips with 3D V-Cache as ‘Large L3’ is a highlighted feature of the lineup. So in total, SP5 will end up with three EPYC families.
What’s SP6? A Cost-Optimized Version of SP5 For Edge Servers
At the same time, AMD is expected to introduce a new platform known as SP6 which will be a more TCO-optimized offering for low-end servers. It will be a 1P solution, offering 6-channel memory, 96 PCIe Gen 5.0 lanes, 48 lanes for CXL V1.1+, and 8 PCIe Gen 3.0 lanes. The platform will feature Zen 4 EPYC CPUs but only the entry-level solutions with up to 32 Zen 4 and up to 64 Zen 4C cores. Their TDPs will range between 70-225W. So it looks like the SP6 platform is designed to support the entry level variants of EPYC Genoa, Bergamo, and even Turin CPUs. It will focus on Density & Perf/Watt optimizations for Edge / Telecommunication segment leadership.
In documentation discovered by @Olrak (via Anandtech Forums), it looks like the SP6 socket is vastly similar to the existing SP3 socket so the packaging layout of the SP6 chips will be similar compared to existing EPYC CPUs too. They won’t use the full 12-die layout as Bergamo does but rather stick to an 8-die layout as the existing parts. While the socket looks the same, the internal pin layout has been modified to LGA 4844 vs LGA 4096 (on SP3 sockets). Other measurements are the same at 58.5 x 75.4.
Most of these products are expected to hit the market in the second half of 2022 and the first half of 2024. We can expect a formal announcement of the new roadmap by AMD soon and a possible unveil during the Computex 2022 event which is slated in a few week’s time.
AMD EPYC CPU Families:
Family Name | AMD EPYC Naples | AMD EPYC Rome | AMD EPYC Milan | AMD EPYC Milan-X | AMD EPYC Genoa | AMD EPYC Bergamo | AMD EPYC Turin | AMD EPYC Venice |
---|---|---|---|---|---|---|---|---|
Family Branding | EPYC 7001 | EPYC 7002 | EPYC 7003 | EPYC 7003X? | EPYC 7004? | EPYC 7005? | EPYC 7006? | EPYC 7007? |
Family Launch | 2017 | 2019 | 2021 | 2022 | 2022 | 2023 | 2024-2025? | 2025+ |
CPU Architecture | Zen 1 | Zen 2 | Zen 3 | Zen 3 | Zen 4 | Zen 4C | Zen 5 | Zen 6? |
Process Node | 14nm GloFo | 7nm TSMC | 7nm TSMC | 7nm TSMC | 5nm TSMC | 5nm TSMC | 3nm TSMC? | TBD |
Platform Name | SP3 | SP3 | SP3 | SP3 | SP5 / SP6 | SP5 / SP6 | SP5 / SP6 | TBD |
Socket | LGA 4094 | LGA 4094 | LGA 4094 | LGA 4094 | LGA 6096 (SP5) LGA XXXX (SP6) | LGA 6096 (SP5) LGA XXXX (SP6) | LGA 6096 (SP5) LGA XXXX (SP6) | TBD |
Max Core Count | 32 | 64 | 64 | 64 | 96 | 128 | 256 | 384? |
Max Thread Count | 64 | 128 | 128 | 128 | 192 | 256 | 512 | 768? |
Max L3 Cache | 64 MB | 256 MB | 256 MB | 768 MB? | 384 MB? | TBD | TBD | TBD |
Chiplet Design | 4 CCD’s (2 CCX’s per CCD) | 8 CCD’s (2 CCX’s per CCD) + 1 IOD | 8 CCD’s (1 CCX per CCD) + 1 IOD | 8 CCD’s with 3D V-Cache (1 CCX per CCD) + 1 IOD | 12 CCD’s (1 CCX per CCD) + 1 IOD | 12 CCD’s (1 CCX per CCD) + 1 IOD | TBD | TBD |
Memory Support | DDR4-2666 | DDR4-3200 | DDR4-3200 | DDR4-3200 | DDR5-5200 | DDR5-5600? | DDR5-6000? | TBD |
Memory Channels | 8 Channel | 8 Channel | 8 Channel | 8 Channel | 12 Channel (SP5) 6-Channel (SP6) | 12 Channel (SP5) 6-Channel (SP6) | 12 Channel (SP5) 6-Channel (SP6) | TBD |
PCIe Gen Support | 64 Gen 3 | 128 Gen 4 | 128 Gen 4 | 128 Gen 4 | 160 Gen 5 (SP5) 96 Gen 5 (SP6) | 160 Gen 5 (SP5) 96 Gen 5 (SP6) | TBD | TBD |
TDP Range | 200W | 280W | 280W | 280W | 200W (cTDP 400W) SP5 70-225W SP6 | 320W (cTDP 400W) SP5 70-225W SP6 | 480W (cTDP 600W) | TBD |